

### CPE 323

# Intro to Embedded Computer Systems MSP430 Instruction Set Architecture

Aleksandar Milenkovic

milenka@uah.edu





### Admin

- HW.1
- 2. 3. Qu12.02





### MSP430 Instruction Set Architecture

- 1. Types of ISA (16, 16-bit GPRs, R0=PC, R1=SP, R2=SR, R3=CG)
- 2. Memory View (byte addressable, 16-bit word aligned, little-endian)
- 3. Data Types (8-bit, 16-bit numbers)
- 4. Instruction Set
- 5. Addressing Modes
- 6. Instruction Encoding
- 7. Exceptions





### Review: Address Specifiers (As, Ad)

| As/Ad | Addressing Mode           | Syntax | Description                                                                                                                 |
|-------|---------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------|
| 00/0  | Register mode             | Rn     | Register contents are operand                                                                                               |
| 01/1  | Indexed mode              | X(Rn)  | (Rn + X) points to the operand. X is stored in the next word.                                                               |
| 01/1  | Symbolic mode             | ADDR   | (PC + X) points to the operand. X is stored in the next word. Indexed mode X(PC) is used.                                   |
| 01/1  | Absolute mode             | &ADDR  | The word following the instruction contains the absolute address. X is stored in the next word. Indexed mode X(SR) is used. |
| 10/-  | Indirect register mode    | @Rn    | Rn is used as a pointer to the operand.                                                                                     |
| 11/-  | Indirect<br>autoincrement | @Rn+   | Rn is used as a pointer to the operand. Rn is incremented afterwards by 1 for .B instructions and by 2 for .W instructions. |
| 11/-  | Immediate mode            | #N     | The word following the instruction contains the immediate constant N. Indirect autoincrement mode @PC+ is used.             |





Instruction Formats/

Double-operand

Single-operand

Jumps









### **Double Operand Instructions**

| $\Rightarrow$ | Ī |
|---------------|---|
|               | 2 |





| Mnemonic | S-Reg,  | Operation                                                        | Status Bits |   | s |   |
|----------|---------|------------------------------------------------------------------|-------------|---|---|---|
|          | D-Reg   |                                                                  | V           | N | Z | С |
| MOV(.B)  | src,dst | $src \rightarrow dst$                                            | -           | - | - | - |
| ADD(.B)  | src,dst | $\operatorname{src} + \operatorname{dst} \to \operatorname{dst}$ | *           | * | * | * |
| ADDC(.B) | src,dst | $src + dst + C \rightarrow dst$                                  | *           | * | * | * |
| SUB(.B)  | src,dst | $dst + .not.src + 1 \rightarrow dst$                             | *           | * | * | * |
| SUBC(.B) | src,dst | $dst + .not.src + C \to dst$                                     | *           | * | * | * |
| CMP(.B)  | src,dst | dst - src                                                        | *           | * | * | * |
| DADD(.B) | src,dst | $src + dst + C \to dst  (decimally)$                             | *           | * | * | * |
| BIT(.B)  | src,dst | src .and. dst                                                    | 0           | * | * | * |
| BIC(.B)  | src,dst | .not.src .and. dst $\rightarrow$ dst                             | _           | _ | _ | - |
| BIS(.B)  | src,dst | src .or. dst → dst                                               | _           | - | _ | - |
| XOR(.B)  | src,dst | $\text{src .xor. dst} \to \text{dst}$                            | *           | * | * | * |
| AND(.B)  | src,dst | src .and. dst $\rightarrow$ dst                                  | 0           | * | * | * |

<sup>\*</sup> The status bit is affected

1 The status bit is set

The status bit is not affected

<sup>0</sup> The status bit is cleared





### Single Operand Instructions

|                      | Mnemonic | S-Reg, | Operation                                        | Status Bits |   |   |   |
|----------------------|----------|--------|--------------------------------------------------|-------------|---|---|---|
|                      | 1        | D-Reg  |                                                  | V           | N | Z | С |
| Rotate-right through | RRC(.B)  | dst    | $C \to MSB \to \dots LSB \to C$                  | *           | * | * | * |
| o carry              | RRA(.B)  | dst    | $MSB \to MSB \to LSB \to C$                      | 0           | * | * | * |
| 0                    | PUSH(.B) | src    | $SP - 2 \rightarrow SP$ , $src \rightarrow @SP$  | -           | _ | _ | - |
|                      | SWPB     | dst    | Swap bytes                                       | _           | _ | _ | - |
|                      | CALL     | dst    | $SP - 2 \rightarrow SP$ , $PC+2 \rightarrow @SP$ | _           | _ | _ | _ |
|                      |          |        | $dst \to PC$                                     |             |   |   |   |
| -7                   | RETI     |        | $TOS \rightarrow SR, SP + 2 \rightarrow SP$      | *           | * | * | * |
|                      |          |        | $TOS \rightarrow PC, SP + 2 \rightarrow SP$      |             |   |   |   |
|                      | SXT      | dst    | Bit 7 → Bit 8Bit 15                              | 0           | * | * | * |





 <sup>\*</sup> The status bit is affected

The status bit is not affected

<sup>0</sup> The status bit is cleared

<sup>1</sup> The status bit is set





### Jump Instructions



MOU II mylab, to

Label

JMP

Jump to label unconditionally





### add: dst <- dst + src

• add.b r5, r7



r5

0x42CE

**r7** 

0x200F



DI CE Los

1101 1101

• add.w r5, r7

r5

**0x42CE** 

**r7** 

0x200F

62DD

0100 42CE 200F

62.DD

$$C=0$$

$$\bigvee = \bigcirc$$





## addc: : dst <- dst + src + C

• addc.b r5, r7

C = 1

r5 0x42CE

**r7** 

0x200F





• addc.w r5, r7

r5

**0x42CE** 

**r7** 

0x200F

62DE





### dadd: dst <- dst + src + C (decimally)

• dadd.b r5, r7



• dadd.w r5, r7

| (accilially) | _     |
|--------------|-------|
| 611          | C = 0 |
| 03           | 2=    |
| T51          |       |
| 70011        |       |
| 0203         |       |
| <i>p</i>     |       |
|              |       |





### sub: dst <- dst + #src + 1

> r5 0x42CE r7 x0245 0077

• sub.w r5, r7

r5 0x42CE BD3/
r7 0x0245

© A. Milenkovic

Ox LE 1100 1110 Mc; 00 11 000 1 Ox CE

 $\begin{array}{c} -0.52 \\ -50 \\ -50 \\ \end{array}$   $\begin{array}{c} -0.52 \\ -50 \\ \end{array}$ 



### bit: src AND dst



• bit.b r5, r7

r5

r5

**r7** 

**0x42CE** 

**r7** 

x0245

• bit.w r5, r7

no changes

0x024

720245

11001110 0100010

C= 0

V=0 Z=0

N=0

9/2/2020

**0x42CE** 

0x0245

© A. Milenkovic



bic: dst ← #src AND

• bic.b r5, r7

**0x42CE** r5

x0245 **r7** 

bic.w r5, r7

**0x42CE** r5

0x0245 **r7** 







### bis: dst ← src OR dst

• bis.b r5, r7

r5 0x42CE

r7 x0245

• bis.w r5, r7

61twise 2





### xor: $dst \leftarrow src XOR dst$

• xor.b r5, r7

**0x42CE** r5

**r7** 

x0245



0x00 2B

6, twise XDR 0100 010/1 1100 1110



xor.w r5, r7

**0x42CE** r5

**r7** 

0x0245





### and: dst ← src AND dst

• and.b r5, r7



• and.w r5, r7



91: 0100 0101 CE: 1100 1110





### rrc: rotate right through carry



r7 0x45A8

c 1

**r7** 

0x00D4

0

• rrc.w r7

7 0x45A8

**c** 1

**r7** 

OXA2D4

**c** 0

1010100 D

45 AB: 0100 0101 1010 1000 1 1010 0010 11010100 0





### rra: rotate right arithmetically

• rra.b r7



rra.w r7







### push, swpb



r7 0x45A8



• swpb r7











### call

• call #mysub



PL JUXFOUD



Mov. W (w) It, to

SPESP-2 MISPJ PC PC # MYSUB







### reti

• reti







### Exceptions

- Asynchronous (triggered by in hardware)
- Synchronous (triggered in software, e.g., call OS function)
- Handled in Interrupt Service Routines or ISRs
  - Similar to subroutines, but no input or output parameters
- Exception processing
  - Occurs at the end of each instruction
  - Sequence of steps taken in hardware once interrupts (exceptions) are pending to determine which interrupts are pending and which one to service





### HW structures for exceptions

- Interrupt Flag Registers: keep track of pending requests
- Interrupt Enable Register: allow for selective enabling/disabling of MASKABLE interrupts (control whether CPU sees them or not)
- Global Interrupt Enable (GIE) sits in SR (R2): disables all maskable interrupts
- Interrupt Vector Table: sits at the top of first 64 KB of address space and contains starting addresses of ISRs (defined by programmer/compiler)



### Exception Processing (all steps are carried in hw)

- Finish current instruction
- Push PC and SR onto the stack
- Clear SR (exits low-power mode if CPU was in the one)
- If multiple interrupts are pending (more than one IFG bit is set), determine the highest priority one that is not masked to be served
  - Priority is determined by entries in IVT
- If single-source interrupt is serviced clear its IFG bit
- Read the starting address of the ISR from its entry in IVT and move it to PC (now you are in the ISR)

9/2/2020 © A. Milenkovic 25